Back close

Pipelined CORDIC Architecture Based DDFS Design and Implementation

Publication Type : Conference Paper

Publisher : 2023 IEEE 20th India Council International Conference (INDICON)

Source : 2023 IEEE 20th India Council International Conference (INDICON). IEEE, 2023.

Url : https://ieeexplore.ieee.org/document/10440811

Campus : Coimbatore

School : School of Artificial Intelligence

Year : 2023

Abstract : In this paper, an efficient approach is presented to design and implement a moderate speed and area efficient digital sinusoidal and cosinusoidal wave generator for wireless applications like RADAR, Digital Signal Processing. The implementation is based on direct digital frequency synthesizer using Coordinate Rotation Digital Computer (CORDIC) algorithm which uses shifts, additions, and a very small look-up table (LUT). It is an efficient method used to compute trigonometric functions, multiplications, divisions, data type conversions, and hyperbolic functions simply and elegantly. The proposed design is synthesized with Xilinx Vivado v.2022.2 tools, simulated with Vivado Built-in simulator, and practically verified the designed CORDIC processor IP with Virtual Input Output (VIO), and Integrated Logic Analyzer (ILA) on Xilinx NEXYS 4 DDR (XC7A100T-CSG324) Artix-7 Series FPGA Board. The project attempts to reduce resource use while enhancing delay, accuracy, resolution, and area. The results demonstrated improved performance using the proposed CORDIC algorithm in terms of power consumption, high resolution, resource utilization, and generate moderate speed of sinusoidal and cosine waveforms for a frequency range from 2.78 x 10 -5 MHz to 99.72 MHz.

Cite this Research Publication : Verma, Sandeep Kumar, Muralidhar Pullakandam, and Rama Muni Reddy Yanamala. "Pipelined CORDIC Architecture Based DDFS Design and Implementation." 2023 IEEE 20th India Council International Conference (INDICON). IEEE, 2023.

Admissions Apply Now