Publication Type : Conference Paper
Publisher : Elsevier
Source : Proceedings of the 2019 IEEE International Conference on Communication and Signal Processing, ICCSP 2019
Url : https://www.scopus.com/record/display.uri?eid=2-s2.0-85065558072&origin=resultslist&sort=plf-f
Campus : Amritapuri
School : School of Engineering
Department : Electronics and Communication
Year : 2019
Abstract : The framework of convolutional coding persisting today incorporates decoder designs whose performance varies with the underlying algorithm's efficiency. Traditional decoder design methodology started from Viterbi's algorithm, and is currently trending towards different implementations of MAP algorithm.As process and technology advances from the basic fixed point multiplier to the present Booth multiplier, the decoding performance varies. Optimization of decoder's performance and hence its reliability can be enhanced by the implementation of more systematic and efficient underlying multipliers.This paper focuses on bringing out the performance variations of a Max log MAP algorithm based turbo decoder on implemented with fixed point, Vedic and Booth multipliers.
Cite this Research Publication : Narayanan, Aswathy, Murugan, Senthil, Bhakthavatchalu, Ramesh "Low latency max log map based turbo decoder", Proceedings of the 2019 IEEE International Conference on Communication and Signal Processing, ICCSP 2019