Publication Type : Journal Article
Publisher : International Journal of Computer Science Issues (IJCSI)
Source : International Journal of Computer Science Issues (IJCSI) Volume 8 Issue 1 Pages 416, 2011
Campus : Amritapuri
School : School of Engineering
Department : Electronics and Communication
Year : 2011
Abstract : The design of a large scale System on Chip (SoC) is becoming challenging not only due to the complexity but also due to the use of a large amount of Intellectual Properties (IP). An interface standard for IP cores is becoming important for a successful SoC design. In a SoC the different IP cores are interfaced through different protocols. It increases the complexity of the design. Open Core Protocol (OCP) is an openly licensed core centric protocol intended to meet contemporary system level integration challenges. OCP promotes IP core reusability and reduces design time, design risk and manufacturing costs for SoC designs. OCP defines a highly configurable interface including data flow, control, verification and test signals required to describe an IP core’s communication. This paper focuses on the design and implementation of a reconfigurable OCP compliant Master Slave interface for a memory system with burst support. The power reduction using Multivoltage design is the important feature of the paper. The proposed design was implemented in VHDL and the Synthesis is done using Synopsys ASIC synthesis tool Design Compiler.
Cite this Research Publication : Ramesh Bhakthavatchalu, GR Deepthy, "Implementation of Reduced Power Open Core Protocol Compliant Memory System using VHDL", International Journal of Computer Science Issues (IJCSI) Volume 8 Issue 1 Pages 416, 2011