Publication Type : Conference Paper
Publisher : 2020 International Conference on Smart Electronics and Communication (ICOSEC),
Source : 2020 International Conference on Smart Electronics and Communication (ICOSEC), IEEE, Trichy, India (2020)
Url : https://ieeexplore.ieee.org/document/9215385
Campus : Bengaluru
School : School of Engineering
Department : Electronics and Communication
Year : 2020
Abstract : Linear Congruential Generator is the popular and most used algorithm for generating the pseudorandom number. The “Modified dual-CLCG” method, said to be secure pseudorandom bit sequence(PRBG) among the various available LFSR, LCG, Dual CLCG that generates a pseudorandom bit sequence at a periodic interval. It depends on the inequality equations to generate a pseudorandom bit sequence at a regular clock cycle with minimum hardware. This method has been developed using different parallel prefix adder based Modified dual CLCG, and the comparison is done for area and delay. This proposed method has been implemented successfully using Verilog-HDL with means of Xilinx ISE (14.7) design suite. For the physical implementation results of Linear Congruential Generator have been done using Spartan 3E. This method is mainly used in the domain of hardware security and also IOT enabled devices.
Cite this Research Publication : B. Sunandha and P. Sathish Kumar, “Implementation of modified Dual-CLCG Method for Pseudorandom bit Generation”, in 2020 International Conference on Smart Electronics and Communication (ICOSEC), Trichy, India, 2020.