Publication Type : Conference Paper
Publisher : Elsevier
Source : VLSI SATA 2022 - 3rd IEEE International Conference on VLSI Systems, Architecture, Technology and Applications
Url : https://www.scopus.com/record/display.uri?eid=2-s2.0-85149362885&origin=resultslist&sort=plf-f
Campus : Amritapuri
School : School of Engineering
Department : Electronics and Communication
Year : 2022
Abstract : The pseudo random sequences generated from the Linear Feedback Shift Register (LFSR) can be used to construct in Built-In Self-Test (BIST) modules as well as for cryptographic applications. Accounted as the structured method of self-testing for an IC, BIST is a must for mission critical applications such as medical and automotives. One of the major components of BIST is pattern generator block which supplies required patterns for testing the quality and performance of a circuit under test. Quality of testing is also decided by the number of faults detected by these patterns supplied by the pattern generator. A pattern generator which can supply a better range of patterns is more efficient and preferred as a large number of faults can be covered. Our work focusses on designing a pattern generator designed in the platform of an LFSR and leverages the different circuit structures based on a characteristic polynomial. The proposed pattern generator can generate patterns based on any degree of polynomial and for any LFSR structure Galois, Fibonacci, complete or reseeding thus enabling this circuit to be suitable for pseudorandom, pseudo exhaustive or exhaustive in the case of circuits with few inputs. The FPGA implementation is done in BASYS 3 board and ASIC implementation using Cadence Genus tool.
Cite this Research Publication : Bhakthavatchalu Ramesh, Somanathan Geethu Remadevi,"A Proposal for Programmable Pattern Generator and its FPGA implementation", 3rd IEEE International Conference on VLSI Systems, Architecture, Technology and Applications, VLSI SATA 2022