Back close

Performance Evaluation Based on Placement Planning of Logic Blocks in FPGA Design

Publication Type : Journal Article

Publisher : 2018 International Conference on Wireless Communications,

Source : 2018 International Conference on Wireless Communications, Signal Processing and Networking (WiSPNET), p.1-4 (2018)

Url : https://www.semanticscholar.org/paper/Performance-Evaluation-Based-on-Placement-Planning-Joseph-Chalil/5c66acba30c2ccca06ea781fd01649d331555ea5

Campus : Amritapuri

School : School of Engineering

Center : Electronics Communication and Instrumentation Forum (ECIF)

Department : Electronics and Communication

Year : 2018

Abstract : The Field Programmable Gate Arrays (FPGAs) show reasonable improvements in the speed and power constraints which makes a platform for the digital circuits implementations. For designing an FPGA, synthesis tools are used which performs various minimizations and optimizations techniques. The synthesis tools use the RTL representation of the design with a set of timing constraints and generate the corresponding gate-level netlists. Today, the most advanced Xilinx Vivado Design Suite is used for the FPGA design as a synthesis tool. In some cases, the Xilinx Vivado can’t meet the designer’s required delay and power constraints. So the main aim of this project is to evaluate the improvements in performance by planning the placements of the logic blocks to meet the required speed and power constraints of the designer in Xilinx Vivado software

Cite this Research Publication : J. Joseph and Anu Chalil, “Performance Evaluation Based on Placement Planning of Logic Blocks in FPGA Design”, 2018 International Conference on Wireless Communications, Signal Processing and Networking (WiSPNET), pp. 1-4, 2018

Admissions Apply Now