Back close

Design of a VLSI router for faster data transmission using buffer

Publication Type : Conference Paper

Publisher : IEEE

Source : 2nd International Conference on Smart Technology and Systems for Next Generation Computing (ICSTSN), 2023

Url : https://ieeexplore.ieee.org/document/10151568

Campus : Chennai

School : School of Engineering

Department : Electronics and Communication

Year : 2023

Abstract : The design and implementation of efficient routing architectures is a critical aspect of modern communication systems. This paper proposes a modified VLSI-based router architecture that is optimized for high-speed data transfer and low power consumption. The proposed architecture utilizes advanced routing algorithms and state-of-the-art VLSI design techniques to achieve a high level of performance and scalability. The performance of the design is evaluated through simulations. The simulation was carried out in a software called Xilinx and it is written using VHDL language. Design contains blocks called Arbiter, Cross bar and FIFO. The results show that the proposed architecture is able to achieve high throughput while maintaining a high level of scalability. This work is a significant step towards the development of high-performance communication systems.

Cite this Research Publication : Subash Gogula and V Damodaran,. “Design of a VLSI router for faster data transmission using buffer”. 2nd International Conference on Smart Technology and Systems for Next Generation Computing (ICSTSN), 2023

Admissions Apply Now